# Kozmická technika Návod na elektrické konštrukčné riešenie a požiadavky na rozhranie pre napájanie TNI CEN/TR 17603-20-20

Space engineering - Guidelines for electrical design and interface requirements for power supply

Táto technická normalizačná informácia obsahuje anglickú verziu CEN/TR 17603-20-20:2022. This Technical standard information includes the English version of CEN/TR 17603-20-20:2022.

Táto technická normalizačná informácia bola oznámená vo Vestníku ÚNMS SR č. 04/22



# TECHNICAL REPORT RAPPORT TECHNIQUE TECHNISCHER BERICHT

**CEN/TR 17603-20-20** 

January 2022

ICS 49.140

#### **English version**

#### Space engineering - Guidelines for electrical design and interface requirements for power supply

Ingénierie spatiale - Règles de design électrique et exigences d'interfaces pour les alimentations de puissanc

Raumfahrttechnik - Richtlinen für das elektrische Design und die Schnittstellenanforderungen von Stromversorgunge

This Technical Report was approved by CEN on 29 November 2021. It has been drawn up by the Technical Committee CEN/CLC/JTC 5.

CEN and CENELEC members are the national standards bodies and national electrotechnical committees of Austria, Belgium, Bulgaria, Croatia, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Iceland, Italy, Latvia, Lithuania, Luxembourg, Malta, Netherlands, Norway, Poland, Portugal, Republic of North Macedonia, Romania, Serbia, Slovakia, Slovenia, Spain, Sweden, Switzerland, Turkey and United Kingdom.





**CEN-CENELEC Management Centre:** Rue de la Science 23, B-1040 Brussels

## **Table of contents**

| Europ  | ean Fo                                     | reword                                           | 5  |  |  |
|--------|--------------------------------------------|--------------------------------------------------|----|--|--|
| Introd | uction.                                    |                                                  | 6  |  |  |
| 1 Scop | oe                                         |                                                  | 7  |  |  |
| 2 Refe | rences                                     | ;                                                | 8  |  |  |
| 3 Tern | ns, defi                                   | nitions and abbreviated terms                    | 9  |  |  |
| 3.1    | Terms                                      | from other documents                             | 9  |  |  |
| 3.2    | Abbreviated terms                          |                                                  |    |  |  |
| 4 Expl | anatior                                    | ns                                               | 11 |  |  |
| 4.1    | Explan                                     | natory note                                      | 11 |  |  |
| 4.2    | How to                                     | o use this document                              | 11 |  |  |
| 5 Pow  | er distr                                   | ribution by LCLs/RLCLs                           | 12 |  |  |
| 5.1    | Genera                                     | al architecture                                  | 12 |  |  |
| 5.2    | 5.2 Functionality                          |                                                  |    |  |  |
|        | 5.2.1                                      | Overview                                         | 13 |  |  |
|        | 5.2.2                                      | Switch, driver and current sensor                | 13 |  |  |
|        | 5.2.3                                      | Trip-off section                                 | 15 |  |  |
|        | 5.2.4                                      | Memory cell and switch supply section            | 18 |  |  |
|        | 5.2.5                                      | Undervoltage protection section                  | 19 |  |  |
|        | 5.2.6                                      | Auxiliary supply section                         | 21 |  |  |
|        | 5.2.7                                      | Telemetry section                                | 21 |  |  |
| 5.3    | Retrigg                                    | gerable Latching Current Limiter case            | 22 |  |  |
| 5.4    | Heater                                     | r Latching Current Limiter case                  | 23 |  |  |
| 5.5    | Refere                                     | ence power bus specification                     | 24 |  |  |
| 5.6    | Perforr                                    | mance, state of the art                          | 24 |  |  |
| 5.7    | Critical requirements and important issues |                                                  | 27 |  |  |
|        | 5.7.1                                      | Overview                                         | 27 |  |  |
|        | 5.7.2                                      | Nominal conditions (LCL fully operational)       | 28 |  |  |
|        | 5.7.3                                      | Fault conditions (partially or fully failed LCL) | 51 |  |  |
|        | 5.7.4                                      | RLCL specific requirements                       | 60 |  |  |
|        |                                            |                                                  |    |  |  |

| 5.7.5                                              | Applicable rating/derating rules                                                                       | 61 |  |  |  |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------|----|--|--|--|
| 5.7.6                                              | Load input filter damping                                                                              | 63 |  |  |  |
| Annex A LCL                                        | generic block diagram                                                                                  | 65 |  |  |  |
| Annex B Gene                                       | eric Power Distribution diagram by LCLs                                                                | 66 |  |  |  |
| Annex C LCL                                        | timing diagram                                                                                         | 67 |  |  |  |
| Annex D Drag                                       | ging effect                                                                                            | 68 |  |  |  |
| Annex E LCL                                        | Transient Mode Stability Verification                                                                  | 71 |  |  |  |
| Annex F Relia                                      | ble RLCL retrigger disable approach                                                                    | 73 |  |  |  |
|                                                    | C 2013 paper "MOSFET Gate Open Failure Analysis in Powe                                                |    |  |  |  |
| Electronics                                        | "                                                                                                      | 75 |  |  |  |
|                                                    | C 2014 paper "Approach to design for stability a system a non-ideal current source and a generic load" | 76 |  |  |  |
| Annex I ESPC                                       | 2014 paper "LCL current control loop stability design"                                                 | 77 |  |  |  |
| Figures                                            |                                                                                                        |    |  |  |  |
| Figure 5-1: LCL                                    | generic block diagram                                                                                  | 12 |  |  |  |
| Figure 5-2: Switch, driver and current sensor      |                                                                                                        |    |  |  |  |
| Figure 5-3: Trip-off section                       |                                                                                                        |    |  |  |  |
| Figure 5-4: Thermal electrical network equivalence |                                                                                                        |    |  |  |  |
| Figure 5-5: LCL                                    | Figure 5-5: LCL overload timing diagram                                                                |    |  |  |  |
|                                                    | parison between nominal turn ON (right) and overload caused by a t circuit (left)                      | 17 |  |  |  |
| Figure 5-7 : Mer                                   | nory cell and switch supply section                                                                    | 18 |  |  |  |
| Figure 5-8 : Und                                   | ervoltage protection section                                                                           | 19 |  |  |  |
| Figure 5-9, UVP                                    | timing diagram                                                                                         | 20 |  |  |  |
| Figure 5-10: RL0                                   | CL overload timing diagram                                                                             | 22 |  |  |  |
| Figure 5-11: HL0                                   | CL application                                                                                         | 23 |  |  |  |
| Figure 5-12: LCI                                   | overload timing diagram, alternative behaviour                                                         | 27 |  |  |  |
| Figure 5-13, Ge                                    | neric power distribution diagram by LCL                                                                | 28 |  |  |  |
|                                                    | oical start-up current profile of a DC/DC converter attached to a voltage ce and a series switch       |    |  |  |  |
|                                                    | oical start-up current profile of a DC/DC converter attached to a LCL                                  |    |  |  |  |
| -                                                  | ssible LCL output voltage when input bus voltage is rising                                             |    |  |  |  |
| _                                                  | current limitation control loop example                                                                |    |  |  |  |
| Figure 5-18, Sta                                   | bility and time domain transients                                                                      | 37 |  |  |  |
|                                                    |                                                                                                        |    |  |  |  |

| Figure 5-19: LCL time domain measurement set-up                                                              | 37 |
|--------------------------------------------------------------------------------------------------------------|----|
| Figure 5-20: LCL impedance versus power supply and switch impedance                                          | 38 |
| Figure 5-21: Thermal and electrical behaviour under current limitation mode                                  | 40 |
| Figure 5-22: MFET Thermal impedance, example                                                                 | 40 |
| Figure 5-23: Electrical and thermal behaviour mismatch under repetitive overload                             | 41 |
| Figure 5-24: LCL Behaviour under repetitive overload and UVP activation                                      | 44 |
| Figure 5-25: Complex payload with an internal distribution system                                            | 45 |
| Figure 5-26: LCL followed by a switch                                                                        | 46 |
| Figure 5-27: Complex load with cascaded LCLs                                                                 | 47 |
| Figure 5-28: LCL connections                                                                                 | 49 |
| Figure 5-29: Additional switch on power system (LCL) side                                                    | 54 |
| Figure 5-30: Additional switch on load side                                                                  | 54 |
| Figure 5-31: Switch power dissipation in event of D-G short circuit failure                                  | 56 |
| Figure 5-32: Switch voltage drop in event of D-G short circuit failure                                       | 57 |
| Figure 5-33: Maximum safe operating area, example (red arrows indicate power limit in transient application) | 62 |
| Tables                                                                                                       |    |
| Table 5-1: Thermal electrical network equivalence                                                            | 16 |
| Table 5-2, LCLs, state of the art performances                                                               | 24 |

#### **European Foreword**

This document (CEN/TR 17603-20-20:2022) has been prepared by Technical Committee CEN/CLC/JTC 5 "Space", the secretariat of which is held by DIN.

It is highlighted that this technical report does not contain any requirement but only collection of data or descriptions and guidelines about how to organize and perform the work in support of 16603-20.

This Technical report (CEN/TR 17603-20-20:2022) originates from ECSS-E-HB-20-20A.

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. CEN shall not be held responsible for identifying any or all such patent rights.

This document has been prepared under a mandate given to CEN by the European Commission and the European Free Trade Association.

This document has been developed to cover specifically space systems and has therefore precedence over any TR covering the same scope but with a wider domain of applicability (e.g.: aerospace).

#### Introduction

The power distribution by Latching Current Limiters, or LCLs, has been widely used in almost all European satellites for some decades as an effective way to achieve a very controlled and reliable load connection and disconnection from the satellite main bus, including power management in case of overload and load short circuit failures.

Additionally, power distribution by LCLs minimises inrush current events due to load filters charging (see section 5.7.2.3), and for this reason effectively allows the reduction of the loads filters themselves.

On the other side power distribution by LCLs has always been matter of "local" discussion and review, while no attempt has been done so far to collect all the available information in a congruent and explanatory handbook and to allow a product-oriented specification as presently done with ECSS-E-ST-20-20.

This handbook complements ECSS-E-ST-20-20, and it is directed at the same time to power system engineers, who are specifying and procuring units containing LCLs for power distribution and protection, and to power electronics design engineers, who are in charge of designing and verifying power distribution by LCLs.

For the system engineers, this document explains the detailed issues at circuit level and the impacts of the requirements for the design of LCLs.

For design engineers, this document gives insight and understanding on the rationales of the requirements on their designs.

It is important to notice that the best understanding of the topic of Power Distribution based by LCLs is achieved by the contextual reading of both the present handbook and the ECSS-E-ST-20-20.

Note that the present issue of the handbook covers electrical design and interface requirements for power distribution based on Latching Current Limiters only.

Future issues of the present handbook will cover additional power interfaces.

### 1 Scope

In general terms, the scope of the consolidation of LCLs power distribution interface requirements in the ECSS-E-ST-20-20 and the relevant explanation in the present handbook is to allow a more recurrent approach for the specific designs offered by power unit manufacturers, at the benefit of the system integrators and of the Agency, thus ensuring:

- better quality,
- stability of performances, and
- independence of the products from specific mission targets.

A recurrent approach enables power distribution manufacturing companies to concentrate on products and a small step improvement approach that is the basis of a high quality industrial output.

In particular, the scope of the present handbook is:

- to explain the principles of operation of power distribution based on LCLs,
- to identify important issues related to LCLs, and
- to give some explanations of the requirements set up in the ECSS-E-ST-20-20 for power distribution based on LCLs, for both source and load sides.

# 2 References

| EN Reference   | Reference in text                         | Title                                                                                                                                                                                                                              |
|----------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN 16601-00-01 | ECSS-S-ST-00-01                           | ECSS system - Glossary of terms                                                                                                                                                                                                    |
| EN 16603-20-20 | ECSS-E-ST-20-20                           | Space engineering - Electrical design and interface requirements for power supply                                                                                                                                                  |
| EN 16602-30-02 | ECSS-Q-ST-30-02                           | Space product assurance - Failure modes, effects (and criticality) analysis (FMEA/FMECA)                                                                                                                                           |
| EN 16602-30-11 | ECSS-Q-ST-30-11                           | Space product assurance - Space product assurance, Derating – EEE components                                                                                                                                                       |
|                | ESA PSS-02-10 Vol.1<br>Issue 1, Nov. 1992 | Power standard                                                                                                                                                                                                                     |
|                | IEEE CFP13APE-USB (2013)                  | MOSFET Gate Open Failure Analysis in Power<br>Electronics, IEEE Applied Power Electronics<br>Conference and Exposition, Long Beach, California,<br>17-21 March 2013, pp. 189-196 (reported as Annex<br>G in the present HB)        |
|                | ESA SP-719 (2014)                         | Approach to design for stability a system comprising a non-ideal current source and a generic load, 10th European Space Power Conference, Noordwijkerhout, The Netherlands, 13-17 May 2014 (reported as Annex H in the present HB) |
|                | ESA SP-719 (2014)                         | LCL current control loop stability design, 10th<br>European Space Power Conference,<br>Noordwijkerhout, The Netherlands, 13-17 May<br>2014 (reported as Annex I in the present HB)                                                 |

koniec náhľadu – text ďalej pokračuje v platenej verzii STN